• English
    • español
    • français
    • Deutsch
  • English 
    • English
    • español
    • français
    • Deutsch
  • Login
View Item 
  •   TTU DSpace Home
  • ThinkTech
  • Electronic Theses and Dissertations
  • View Item
  •   TTU DSpace Home
  • ThinkTech
  • Electronic Theses and Dissertations
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.

Die level sorting of an integrated circuit

Thumbnail
View/Open
31295016612177.pdf (38.00Mb)
Date
2000-12
Author
Black, Kelley Ann
Metadata
Show full item record
Abstract
The semiconductor industry is one that relies heavily on the reliability of its products. However, the cost of developing reliable products can be considerably high. Expensive testing processes have inspired the companies to develop test reduction methods. One such method is die level sorting. Die level sorting uses wafer level testing to determine if a device will be a reliable product. This paper describes the approach to developing a die level sorting algorithm and then applies the method to develop an algorithm for a semiconductor integrated circuit.
Citable Link
http://hdl.handle.net/2346/15966
Collections
  • Electronic Theses and Dissertations

DSpace software copyright © 2002-2016  DuraSpace
Contact Us
TDL
Theme by 
Atmire NV
 

 

Browse

All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsDepartmentThis CollectionBy Issue DateAuthorsTitlesSubjectsDepartment

My Account

LoginRegister

Statistics

View Usage Statistics

DSpace software copyright © 2002-2016  DuraSpace
Contact Us
TDL
Theme by 
Atmire NV